Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

## Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

#### **Daniel Simon**

INRIA Grenoble Rhône-Alpes NeCS project-team

CAR 2011 Control Architectures of Robots May 25<sup>th</sup>, 2011, Montbonnot



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011 1/21



Controller design

NCS experiments

Summary



- Architecture
- Numerical Integration



4

2

- Controller design
- Orccad model
- Runtime
- NCS experiments
- Attitude control
- Diagnosis
- Feedback scheduling
- Summary





Controller design

NCS experiments

CAR 2011

3/21

Summary

RINRIA

### From control design to real-time



- ANR Safenecs: co-design for control, computing and networking
- Progressive integration of real-time features in control algorithms
- Incremental design and validation
- Reusing models, functions and code (as far as possible)
- Automatic tools when possible



Controller design

NCS experiments

Summary

### From control design to real-time



Continuous time design and simulation

- Matlab/Simulink, Scilab/Xcos,...
- Modeling capabilities, components libraries
- Fast prototyping
- Continuous time or simple sampling
- Slow simulation speed



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad



Controller design

NCS experiments

Summary

### From control design to real-time



Real-time architecture

- Simulink + TrueTime
- Model of the RT scheduler
- Models of networks (high level)
- Assumptions of execution & transmission times
- Very slow simulation speed



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad



< ロ > < 同 > < 回 > < 回 >

Controller design

NCS experiments

Summary

### From control design to real-time



Hardware-in-the-loop

- Real-time execution of the control code, OS and protocols
- Real-time numerical integration of the physical process
- No need for final process development
- No risk for the real and costly process and crew
- Code generation from previous models and templates
- Trade-off between accuracy and time





CAR 2011 3 / 21



Controller design

NCS experiments

CAR 2011

3/21

Summary

RINRIA

#### From control design to real-time



**Real experiments** 

- Needs full development of hardware and software
- Cost of failures
- Feedback to previous steps



Hardware-in-the-loop setup •00000 Controller design

NCS experiments

Summary

Architecture

## Hardware-in-the-loop setup



SafeNecs ANR project: Control and diagnosis in Networked Control Systems

# Evaluation of computing/network induced disturbances in control loops and FDI



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011 4 / 21



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

#### Architecture

#### Hardware-in-the-loop setup







Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011 5

・ロト ・回ト ・ヨト ・ヨト



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

Architecture

#### Hardware-in-the-loop setup







Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011 6

イロン イロン イヨン イヨン



Controller design

NCS experiments

CAR 2011

 $\mathbb{Z}_{INRIA}$ 

7/21

Summary

Architecture

## Numerical Integrator

Numerical integration of the model, described by ODEs

- Precise enough to faithfully simulate the continuous process dynamics
- Fast enough (w.r.t. the control systems dynamics) to minimize disturbances

$$\begin{aligned} \frac{dy(t)}{dt} &= f(t, y(t)), \quad y(t_0) = y_0, \quad y \in \mathbb{R}^n, \quad t \in \mathbb{R} \\ y(t_{i+1}) &\simeq y(t_i) + \frac{dy(t_i)}{dt} h_{i+1} + \frac{1}{2!} \frac{d^2 y(t_i)}{dt^2} h_{i+1}^2 + \dots + \frac{1}{n!} \frac{d^n y(t_i)}{dt^n} h_{i+1}^n \end{aligned}$$

Trade-off between speed/stability/precision Governed by the order *n*, step *h*, plant's dynamics, method...



Controller design

NCS experiments

CAR 2011

 $\mathbb{Z}_{INRIA}$ 

7/21

Summary

Architecture

## Numerical Integrator

Numerical integration of the model, described by ODEs

- Precise enough to faithfully simulate the continuous process dynamics
- Fast enough (w.r.t. the control systems dynamics) to minimize disturbances

$$\begin{aligned} \frac{dy(t)}{dt} &= f(t, y(t)), \quad y(t_0) = y_0, \quad y \in \mathbb{R}^n, \quad t \in \mathbb{R} \\ y(t_{i+1}) &\simeq y(t_i) + \frac{dy(t_i)}{dt}h_{i+1} + \frac{1}{2!}\frac{d^2y(t_i)}{dt^2}h_{i+1}^2 + \dots + \frac{1}{n!}\frac{d^ny(t_i)}{dt^n}h_{i+1}^n \end{aligned}$$

Trade-off between speed/stability/precision Governed by the order *n*, step *h*, plant's dynamics, method...



Controller design

NCS experiments

ヘロト ヘ戸ト ヘヨト ヘヨト

CAR 2011

 $\mathbb{Z}_{INRIA}$ 

7/21

Summary

Architecture

## Numerical Integrator

Numerical integration of the model, described by ODEs

- Precise enough to faithfully simulate the continuous process dynamics
- Fast enough (w.r.t. the control systems dynamics) to minimize disturbances

$$\begin{aligned} &\frac{dy(t)}{dt} = f(t, y(t)), \quad y(t_0) = y_0, \quad y \in \mathbb{R}^n, \quad t \in \mathbb{R} \\ &y(t_{i+1}) \simeq y(t_i) + \frac{dy(t_i)}{dt}h_{i+1} + \frac{1}{2!}\frac{d^2y(t_i)}{dt^2}h_{i+1}^2 + \dots + \frac{1}{n!}\frac{d^ny(t_i)}{dt^n}h_{i+1}^n \end{aligned}$$

Trade-off between speed/stability/precision Governed by the order n, step h, plant's dynamics, method...



Hardware-in-the-loop setup

Controller design

NCS experiments

CAR 2011

8/21

Summary

RINRIA

Numerical Integration

## Numerical Integration

• Explicit (Forward Euler)  $y(t+h) \simeq y(t) + hf(t, y(t))$ 

fast but only conditionally stable for linear systems

- Implicit (Backward Euler) y(t + h) ≃ y(t) + hf(t + h, y(t + h)) unconditionally stable for linear systems, stiff problems
- Single step (Runge-Kutta) y(t + h) depends only on y(t)
- Multiple steps (Adams, BDF) y(t + h) depends on y(t), ..., y(t nh)
- Fixed step: fixed integration cost, unknown precision
- Adaptive step: precision is constrained, integration time is unpredictable

for a given precision variable step is cheaper than fixed step...



Hardware-in-the-loop setup

Controller design

NCS experiments

CAR 2011

8/21

Summary

MINRIA

Numerical Integration

## Numerical Integration

- Explicit (Forward Euler)  $y(t+h) \simeq y(t) + hf(t, y(t))$ fast but only conditionally stable for line
  - fast but only conditionally stable for linear systems
- Implicit (Backward Euler)  $y(t+h) \simeq y(t) + hf(t+h, y(t+h))$ unconditionally stable for linear systems, stiff problems
- Single step (Runge-Kutta) y(t + h) depends only on y(t)
- Multiple steps (Adams, BDF) y(t + h) depends on y(t), ..., y(t nh)
- Fixed step: fixed integration cost, unknown precision
- Adaptive step: precision is constrained, integration time is unpredictable

for a **given precision** variable step is cheaper than fixed step...



Hardware-in-the-loop setup

Controller design

NCS experiments

CAR 2011

8/21

Summary

MINRIA

Numerical Integration

## Numerical Integration

- Explicit (Forward Euler) y(t + h) ≃ y(t) + hf(t, y(t)) fast but only conditionally stable for linear systems
- Implicit (Backward Euler)  $y(t+h) \simeq y(t) + hf(t+h, y(t+h))$ unconditionally stable for linear systems, stiff problems
- Single step (Runge-Kutta) y(t + h) depends only on y(t)
- Multiple steps (Adams, BDF) y(t + h) depends on y(t), ..., y(t nh)
- Fixed step: fixed integration cost, unknown precision
- Adaptive step: precision is constrained, integration time is unpredictable

for a **given precision** variable step is cheaper than fixed step...



Hardware-in-the-loop setup

Controller design

NCS experiments

CAR 2011

8/21

Summary

RINRIA

Numerical Integration

### Numerical Integration

- Explicit (Forward Euler) y(t + h) ≃ y(t) + hf(t, y(t)) fast but only conditionally stable for linear systems
- Implicit (Backward Euler)  $y(t+h) \simeq y(t) + hf(t+h, y(t+h))$ unconditionally stable for linear systems, stiff problems
- Single step (Runge-Kutta) y(t + h) depends only on y(t)
- Multiple steps (Adams, BDF) y(t + h) depends on y(t), ..., y(t nh)
- Fixed step: fixed integration cost, unknown precision
- Adaptive step: precision is constrained, integration time is unpredictable

for a given precision variable step is cheaper than fixed step...



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

RINRIA

8/21

CAR 2011

Numerical Integration

## Numerical Integration

- Explicit (Forward Euler) y(t + h) ≃ y(t) + hf(t, y(t)) fast but only conditionally stable for linear systems
- Implicit (Backward Euler)  $y(t+h) \simeq y(t) + hf(t+h, y(t+h))$ unconditionally stable for linear systems, stiff problems
- Single step (Runge-Kutta) y(t + h) depends only on y(t)
- Multiple steps (Adams, BDF) y(t + h) depends on y(t), ..., y(t nh)
- Fixed step: fixed integration cost, unknown precision
- Adaptive step: precision is constrained, integration time is unpredictable

for a given precision variable step is cheaper than fixed step ...



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

Numerical Integration

## Numerical Integration

- Explicit (Forward Euler) y(t + h) ≃ y(t) + hf(t, y(t)) fast but only conditionally stable for linear systems
- Implicit (Backward Euler)  $y(t+h) \simeq y(t) + hf(t+h, y(t+h))$

unconditionally stable for linear systems, stiff problems

- Single step (Runge-Kutta) y(t + h) depends only on y(t)
- Multiple steps (Adams, BDF) y(t + h) depends on y(t), ..., y(t nh)
- Fixed step: fixed integration cost, unknown precision
- Adaptive step: precision is constrained, integration time is unpredictable

for a given precision variable step is cheaper than fixed step...





NCS experiments

Summary

INRIA

#### Numerical Integration

### Numerical Integrator Synchronization

Real-time simulation

- Clock-driven controller
- N.I. triggered by I/O events
- Late w.r.t. real-time

Events generated by the process

- Impacts, dry friction, ignition,...
- Root finding function (LsodaR)
- Integration ahead of real-time

Integration as fast as possible

- Integration driven control
- Consistency of the time scales



CAR 2011



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

NCS experiments

Summary

INRIA

Numerical Integration

## Numerical Integrator Synchronization

Real-time simulation

- Clock-driven controller
- N.I. triggered by I/O events
- Late w.r.t. real-time

#### Events generated by the process

- Impacts, dry friction, ignition,...
- Root finding function (LsodaR)
- Integration ahead of real-time

#### Integration as fast as possible

- Integration driven control
- Consistency of the time scales



CAR 2011



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

Summary

#### Numerical Integration

### Numerical Integrator Synchronization

Real-time simulation

- Clock-driven controller
- N.I. triggered by I/O events
- Late w.r.t. real-time
- Events generated by the process
  - Impacts, dry friction, ignition,...
  - Root finding function (LsodaR)
  - Integration ahead of real-time

#### Integration as fast as possible

- Integration driven control
- Consistency of the time scales



\[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[
 \]
 \[



CAR 2011 9/21



Controller design ●00000 NCS experiments

Summary

#### Orccad model

## The ORCCAD model



#### RobotTasks

- Feedback Control
- Cyclic real-time data flow
- Event-based view

#### **RobotProcedures**

- Discrete Events Control
- Incremental design
- Exception processing
- Mission definition

Bottom up approach, from control to real-time



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

< □ > < 合 > < 言 > < 言 > < 言 > CAR 2011 10/21



Controller design

NCS experiments

Summary

#### Orccad model

### Control action: the RobotTask



#### Feedback control action

- Control algorithm definition
- Invariant structure for RT life
- Modular design
- Functional parameters
- Timing parameters

#### Event based behaviour

- Precondition (opt. timeout)
- Synchronization
- Exceptions
  - Weak T1
  - Strong T2
  - Fatal T3

Postcondition (opt. timeout)



CAR 2011 11 / 21



Controller design

NCS experiments

Summary

#### Orccad model

### Drone control block-diagram



#### Networked system

- CAN bus
- Distributed diagnosis
- Fault tolerant control

#### Flexible scheduling

- Varying sampling
- (m,k)-firm
- Dynamic priorities

#### Hardware-in-the-loop

- Linux simulation
- PPC embedded
- V4 Runtime update



CAR 2011 12 / 21



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

RINRIA

#### Orccad model

### Orccad components: Modules





13/21

CAR 2011



Controller design

NCS experiments

Summary

RINRIA

#### Orccad model

#### Orccad components: Temporal Constraints



- Task ID
- Module ID
- Priority
- Synchronization
  - Clock
  - Output port
  - Extern event
- Overrun policy
  - Skip, Soft, Hard

14/21

CAR 2011

- User's defined
- WCET
- OPU ID



Hardware-in-the-loop setup

Controller design ○○○○● NCS experiments

Summary

RINRIA

#### Runtime

## Code generation



#### **Code generation**

- C++ classes
- Virtual system calls

#### Compilation

- Binding to real calls
- Link with runtime library

15/21

CAR 2011

- Linux/Posix
- Xenomai/Native

• ...

|                  | Orccad     | Linux/Posix      | Xenomai/Native  |
|------------------|------------|------------------|-----------------|
| launch a RT task | orcSpawn   | pthread_create() | rt_task_spawn() |
| timer            | orcTimer_t | timer_t          | RT_ALARM        |
| message queue    | orcmsgQ_t  | mqd_t            | RT_QUEUE        |
| semaphore        | orcSem_t   | sem_t            | RT_SEM          |



Controller design

NCS experiments 0000

Summarv

#### Attitude control

### Attitude controller



- C code from various sources
  - or drone model from Matlab/Rtw
  - VTOL LQ saturated integrators
  - Non-Linear observer EKF with missing data
- Synchronized links for strongly affine modules
- Data protection: ACM on asyn links
- CPU affinity on multi-core
- UDP or CAN sockets



CAR 2011

16/21



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

#### Attitude control

### Attitude controller





Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011 17 / 21

・ロト ・回ト ・ヨト ・ヨト



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

#### Attitude control

#### Attitude controller



Controller design

NCS experiments

Summary

#### Attitude control

#### Attitude controller



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

#### Attitude control

#### Attitude controller



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

Attitude control

#### Attitude controller





Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011

・ロン ・四 と ・ ヨ と ・ 日 と



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

Diagnosis

## **Diagnosis and FTC**



- Diagnosis functions raise T1 exception
- T1 signaled to control module
- Exception value sent on a parameter port
- Branch in function code



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

< □ > < 合 > < 言 > < 言 > < 言 > CAR 2011 18/21



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

#### Diagnosis

## **Diagnosis and FTC**





#### attitude with 10 % network packet loss





Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

< □ > < □ > < □ > < ⊇ > < ⊇</li>
 CAR 2011 18/21



Controller design

NCS experiments 00000

Summarv

#### Feedback scheduling

## Feedback scheduling



- Varying sampling, (m,k)-firm,...
- CAN priorities
- Overrun policies: skip, continue, stop,...
- dedicated API
  - orcTimerSetTime(id, period)
  - orcGetCpuTime()
  - orcGetExecTime(task)
  - MTSetSafeSampleTime(period) ۲
  - task->Missed
  - O.S. dependent behaviour!



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

CAR 2011

19/21



Hardware-in-the-loop setup

Controller design

NCS experiments

Summary

Feedback scheduling

#### Feedback scheduling a robot controller





Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

< □ > < □ > < □ > < ⊇ > < ⊇ >
 CAR 2011 20/21



э

Hardware-in-the-loop setup

Controller design

NCS experiments ○○○○● Summary

#### Feedback scheduling

#### Feedback scheduling a robot controller





Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad

Hardware-in-the-loop setup

Controller design

NCS experiments

21/21

CAR 2011

Summary

RINRIA

## Conclusion

#### • HIL is an efficient step before real experiments

- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation



Controller design

NCS experiments

21/21

CAR 2011

Summary

RINRIA

- HIL is an efficient step before real experiments
- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation



Controller design

NCS experiments

21/21

CAR 2011

Summary

RINRIA

- HIL is an efficient step before real experiments
- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation



Controller design

NCS experiments

21/21

CAR 2011

Summary

RINRIA

- HIL is an efficient step before real experiments
- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation



Controller design

NCS experiments

21/21

CAR 2011

Summary

RINRIA

- HIL is an efficient step before real experiments
- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation



NCS experiments

21/21

CAR 2011

Summary

RINRIA

- HIL is an efficient step before real experiments
- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation



NCS experiments

21/21

CAR 2011

Summary

RINRIA

## Conclusion

- HIL is an efficient step before real experiments
- Incremental development from control design to runtime
- Smart integration of physical and simulated components
- Choice and synchronisation of the Numerical Integrator
- Integrators with root finding capabilities
- Parallel implementation

#### Questions?



Hardware-in-the-loop test-bed of an Unmanned Aerial Vehicle using Orccad